User Tools

Site Tools


azonenberg:xilinx:xc2c32a

This is an old revision of the document!


CoolRunner-II CPLD with 32 macrocells. The -A version supports two I/O banks while the baseline XC2C32 only has one.

180nm 4-metal process.

Package

CPG56 - 0.5mm chip-scale BGA.

Markings:

[Xilinx logo] 2C32A
F40731-1049
PHILIPPINES
C4-AMS 6C

Die overview (metal 4)

Floorplan (metal 4)

Plan view closeups (metal 4)

Output bus from function block 2 macrocells to I/O bank 1

VCCIO junction

Junction between VCCIO1 (left) and VCCIO2 (right) at bottom center of die. Note vias from ground ring to ground pad at bottom.

ZIA wiring

Maps

TODO

Cross sections

azonenberg/xilinx/xc2c32a.1391380847.txt.gz · Last modified: 2014/02/02 22:40 by azonenberg